FACTA UNIVERSITATIS Series: Electronics and Energetics Vol. 37, No 2, June 2024, pp. 289-299 https://doi.org/10.2298/FUEE2402289R

## **Original scientific paper**

# REALIZATION OF KINK EFFECT IN THE DRAIN CHARACTERISTICS OF III-NITRIDE/B-GA2O3 NANO-HEMT DUE TO TRAPS AND SELF-HEATING

# G. Purnachandra Rao<sup>1</sup>, Trupti Ranjan Lenka<sup>1</sup>, Hieu Pham Trung Nguyen<sup>2</sup>

 <sup>1</sup>Department of Electronics and Communication Engineering, National Institute of Technology Silchar, 788010, Assam, India
 <sup>2</sup>Department of Electrical and Computer Engineering, Texas Tech University, 1012 Boston Avenue, Lubbock, Texas 79409, USA

| ORCID iDs: | G. Purnachandra Rao    | https://orcid.org/0000-0001-8680-5739 |
|------------|------------------------|---------------------------------------|
|            | Trupti Ranjan Lenka    | https://orcid.org/0000-0002-8002-3901 |
|            | Hieu Pham Trung Nguyen | https://orcid.org/0000-0003-1129-9581 |

Abstract. In this research article, a field-plated and recessed gate III-nitride Nao-HEMT grown on  $\beta$ -Ga2O3 substrate is designed. The electrical characteristics of the proposed HEMT is investigated by using the thermal models of ATLAS TCAD simulations. The investigation focuses on the impact of traps and thermal influence that cause the Kink effect in DC characteristics of III-Nitride/β-Ga2O3 HEMT. A noticeable kink effect is observed in proposed III-Nitride/β-Ga2O3 HEMT. This phenomenon is typified by an abrupt rise in drain current at high gate voltages, which causes the device to behave non-linearly. The kink effect is most likely caused by traps in a barrier layer activating. A field-plate, gate length, and gate recessed depth of 20-nm each is considered for the analysis. Furthermore, self-heating effect in drain current characteristics are investigated with temperature changes. The findings demonstrated that scattering processes that emerge when temperature increases above a particular amount cause both the mobility and the carrier concentration of 2DEG to decrease. Consequently, the output current performance degrades as a result of the selfheating effect becoming more noticeable. In addition, the drain lag phenomenon is investigated in connection with the drain current's transient behavior. The duration of the channel's formation and ability to permit current flow between the drain and source terminals is the reason for this drain lag phenomenon. It is hypothesized that the device's channel length, trapping and de-trapping, and thermal influence are some of the factors that affect the drain lag. Finally, the implications with this drain lag phenomenon are investigated.

**Key words**: III-Nitride, β-Ga2O3, HEMT, Kink effect, Self-heating, Scattering, Drain Lag, TCAD

Received November 17, 2023; revised December 19, 2023; accepted January 16, 2024

Corresponding author: Trupti Ranjan Lenka

Department of Electronics and Communication Engineering, National Institute of Technology Silchar, 788010, Assam, India

E-mail: trlenka@ieee.org

© 2024 by University of Niš, Serbia | Creative Commons License: CC BY-NC-ND

#### 1. INTRODUCTION

HEMT devices, also known as High Electron Mobility Transistors, offer unique advantages in terms of high-speed operation and low noise characteristics. These transistors have gained significant attention in research and development due to their ability to provide valuable insights into the underlying physics of electronic devices [1]–[3]. Furthermore, HEMT devices playing a crucial role in advancing the performance of various electrical devices, such as amplifiers and oscillators, while also facilitating the advancement of simulators used for further technological advancements. HEMT devices are immensely beneficial for high-frequency and high-power based applications due to their excellent mobility and exceptional saturation velocity. Massive strides have been made in last few years in the research and development of GaN (gallium nitride) and its family of allied material for optoelectronics, communication, biomedical, and space applications, and it is prominently recognized that III-Nitride HEMTs have gained an enviable reputation in each of these fields [4], [5].

However, in order to achieve better mobility and reduced resistance, an AlN layer has been recently proposed as a spacer between the buffer and barrier [6], [7]. AlN utilizes the intriguing material characteristics of III-nitrides, including a substantial breakdown electric field, large band gap, and superior thermal properties [8]. The performance of AlGaN/AlN/GaN HEMTs can be enhanced by all of these material characteristics. AlGaN/AlN/GaN HEMTs arguably have a higher sheet carrier density than traditional AlGaN/GaN based HEMTs, making it possible with the use of an AlN spacer while maintaining an improved charge carrier density at hetero-junction [9].

In recent years, The III-nitride-HEMTs developed  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> substrate outperform traditional GaN based HEMTs and provide a contender to commercially available GaN technologies, promoting the development of faster, more compact devices with exceptional performance [10]. However, it is observed that some adverse outcomes, notably short channel, and hot electron effects, emerged with the decreasing of architectural device dimensions, especially the reduction of its gate size, and these outcomes are unavoidable [11], [12]. At that point, it becomes crucial to identify the optimal method to improve speed while simultaneously lowering device power consumption. However, improving the intrinsic transconductance with the most effective electrostatic regulation is crucial for ultra-scaled devices, in addition to keeping the parasitic current as minimal as possible that can potentially be realized in triangular quantum shaped well AlGaN/AlN/GaN/ architectures.

Thus, it is imperative to examine the performance characteristics over temperature and trap issues before utilizing III-Nitride/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> Nano-HEMT for commercial applications. The performance of HEMTs is heavily reliant on the transport properties of 2DEG (Two Dimensional Electron Gas); and temperature stability to be crucial, especially at higher temperatures where ohmic and Schottky contacts degrade [13]. The present research work investigates the impact of thermal and traps influence on a different performance characteristics of proposed III-nitride HEMT.

The following are some examples of experimental research on the impact of traps on AlGaN/GaN HEMTs performance characteristics. Numerous methods have been used to examine the trapping seen in GaN HEMTs, and the findings indicate the presence of prominent trap centres inside the epitaxial layers [14]. The temperature-dependent transient study revealed deep traps in the band gap that exhibited drain lag. In [15] demonstrated that, a major cause of the kink effect is the de-trapping of charge carriers. The cause of kink is because carriers that were previously de-trapped at one electric field will receive additional

energy from temperature to de-trap at a different electric field. Numerous factors, including device size, ambient temperature, and semiconductor technology, and bias point, can alter operating conditions and result in the kink effect [16]–[19].

The main contribution in this piece of research work presents here a preliminary study of III-nitride/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> Nano-HEMT, and it discusses the occurrence of kink-effect due to the influence of thermal and traps. Furthermore it discusses the effect of temperature and traps on different performance characteristics, and degradation in performance of HEMT due to self-heating issues. Finally, the implications caused due to drain lag are also discussed.

### 2. DEVICE STRUCTURE AND SIMULATION FRAMEWORK

Figure 1 illustrates the structure and epitaxy details of investigated III-Nitride HEMT on  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> substrate material. The HEMT structure comprises of 24 nm GaN buffer, a 1nm AlN spacer, a 32 nm AlGaN barrier, and a 135 nm  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> substrate. At the Si<sub>3</sub>N<sub>4</sub>/AlGaN interface, donor type traps of 1×10<sup>12</sup> cm<sup>-2</sup> have been set at an energy level 0.2 eV beneath the conduction band. Donor type of traps are employed to simulate surface imperfections when passivation layers are being deposited; and acceptor type of traps in GaN buffer are used at a concentration of  $4.5 \times 10^{16}$  cm<sup>-3</sup>. It is taken into consideration due to dislocations or real-time existing flaws in the GaN buffer.



Fig. 1 Structure and epitaxy details of investigated III-Nitride HEMT on  $\beta$ -Ga2O3 substrate.

In the present investigation, simulation modeling of the considered HEMT is performed using ATLAS Silvaco TCAD [20]. The ATLAS dealt with device designing and subprogram calls, and the sub-modules of BLAZE, GIGA, and ATLAS carry out specific tasks essential to thermal modeling, advanced materials, and heterojunctions. In order to appropriately model III-V semiconductors and adapt computations involving energy bands at the heterostructure, ATLAS typically makes use of the BLAZE program extension. In order to determine current densities, recombination-production, and velocity saturation, the hetero-junctions must be changed. The hydrodynamic with a balanced energy carrier transportation approach is employed to attain the highest level of reliability and computational effectiveness.

However, to accomplish the desired simulations and make accurate predictions about characteristics of proposed HEMT, certain physical frameworks need to be included in simulation when using TCAD simulation tool. These models address the carrier behavior, including trap impact and lattice temperature. Furthermore, simulation framework must consider self-heating effects into account due to the high operating voltages.

As previously stated, the hydrodynamic transport hypothesis, a physical simulation framework, can yield accurate simulation results [20]. Given that the temperature of the device varies, Giga ought to be utilized to mimic the heat transfer within the device. The avalanche trend and the gate/source diode's conduction current severely restrict the functionality of power field effect transistors. In this investigation, the "Selberherr" impact ionization approach is utilized to examine KINK effects [21], [22]. In [23], it is expanded the simulated range of temperatures to 400 K and designed an efficient model that accounts for how ionization is impacted by charge carrier's mobility.

The impact ionization-induced generation framework is required to be activated to mimic avalanche breakdown. This is accomplished by enabling the "Selberherr" impact approach by using impact "Selb" expression. Here, in addition to thermal production offered by recombination SRH, a beam expression is employed to define optical source of charge carrier pair origination. This investigation has considered fluctuations in lattice temperature and relied on the framework showed in [24], which incorporates all thermal sources and sinks. Finally, suitable boundary conditions must be specified for thermal simulation to be effective.

### 3. RESULTS AND DISCUSSION

This Section provides a neat delineation to analyse the kink effect in the performance characteristics of proposed III-nitride/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> Nano-HEMT with regards to the influence of traps and self-heating effects.

# 3.1. Kink Effect

The Drain characteristics of the proposed HEMT for different  $V_{GS}$  values at room temperature are illustrated in Fig. 2. It is explicitly observed that proposed III-nitride/ $\beta$ -



Fig. 2 The kink effect in an III-Nitride/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> HEMT at room temperature, where V<sub>GS</sub> varies with a step of 1 V from -2 V to 3 V.

Ga<sub>2</sub>O<sub>3</sub> HEMT exhibits a discernible kink effect. The HEMT demonstrates a distinct kink effect (KE) that has a strong gate voltage-dependent locus of the kink effect [16], [25].

For different  $V_{GS}$  voltages, it can be observed that an increase after diminution with a sudden surge in drain current in a HEMT device signifies the presence of traps in device [26]–[28]. Thereby, the traps that become activated in a barrier layer are most likely responsible for kink effect, resulting in an abrupt rise in an output drain current at a specific voltage that enhances the output conductance. Hence, when the device is operating at a specific voltage, the trapping phenomenon that is directly impacted by conduction of current, thermal influence, and electric field, is a possible factor that causes the kink effect [28].

Additionally, the KINK effect amplifies the unwanted noise in the low frequency portion. This phenomenon occurs because de-trapping causes changes in the charge carrier mobility, leading to variations in the conductivity [29]. As a result, the noise generated at lower frequencies is expected to increase due to these fluctuations in conductivity. The output conductance's abrupt increase ( $g_{ds}$ ) as an outcome of kink and traps is shown in Fig. 3. This phenomenon has been usually associated with a impact ionization, which causes the development of holes that regulate surface potentials or the channel/substrate junction [30], [31].



Fig. 3. Illustration of abrupt increase in output conductance  $(g_{ds})$  as an outcome of kink and traps effect.

 $V_{KINK}$ , a critical drain voltage where the output conductance reaches its maximum, is addressed by surface imperfections in the buffer layer. VKINK becomes higher as gate voltage increases, indicating that a de-trapping process is field-assisted and directly associated with gate voltage (V<sub>G</sub>), or an electric field. It is hypothesized that this kink is possibly a result of hot electron trapping and field-assisted de-trapping by means of donor type of traps in a GaN buffer layer.

As illustrated in Figs. 3 and 4, the kink effect is characterized by a sudden spike in conductance (output)  $g_{ds}$  in the saturation regime, and transconductance gm is compressing, both impair the functionality of the device.



Fig. 4. The transconductance (gm) emerged to be compressed as an outcome of kink and traps.

## 3.2. Self-Heating Effect

As stated earlier, the proposed HEMT is expected to operate at a high operating voltage; therefore the self-heating effects must be taken into account. The self-heating effect is associated with factors such as the semiconductor's surface trapping and the amount of thickness of the passivation layer expanding. Furthermore, the hot spot temperature is significantly impacted by the kind of passivation material [32]. Particularly at high voltages, surface trapped charge control can be greatly impacted by tunneling and leakage current processes [33], [34]. As illustrated in Figs. 5 and 6, it is evident that the drain current decreases at higher drain voltages of various gate voltages. The electric field accelerates the flow of electrons through the channel. Light emissions can result from this type of avalanche, where the gate electrode gathers holes and drain electrode gathers electrons.



Fig. 5 Kink effect in drain characteristics of the HEMT at different temperature values of  $@V_{GS}=-3.5V.$ 



Fig. 6. Kink effect in drain characteristics of the HEMT at different temperature values of  $@V_{GS}=-2.5V.$ 

Electron mobility increases at low temperatures due to a reduction in polar optical phonon dispersion. The traps beneath the gate, particularly on drain area side, experience self-heating effects as a result of Joule electric power dissipation. Self-heating effects cause a decline in carrier mobility, an increase in threshold voltage, and a drop in conductance for both large drain and gate voltage. These effects can be particularly significant in high-power devices and can limit their overall performance. Additionally, self-heating can also result in increased power dissipation and device degradation over time, further impacting the reliability and longevity of device. Furthermore, Self-heating effects have an impact on the device's gain, which in turn has an impact on its effectiveness and power usage.

### 3.3. Drain Lag

The transient drain current that occurs when a drain voltage pulses from OFF state ( $V_{DS} = 0 V$ ) to ON state ( $V_{DS} > 0 V$ ) for a constant gate voltage is referred to as "drain lag" [35]–[38]. There is a subsequent drop in the current  $I_{DS}$  if this pulse continues for long enough. The factor influencing the traps' occupancy rates is a  $V_{DS}$  voltage.

Figure 7 shows a transient behavior of output drain current, pointing to an existence of the drain lag occurrence. As described in [39], electron injection into a buffer layer, where the charge carriers are trapped, results in GaN transistors' output current decreasing when a pulse voltage is applied at the drain.

As soon as the drain voltage moves from an off-state to on-state, or when there is a positive change in  $V_{DS}$ , electrons are accelerated by an electric field that  $V_{DS}$  creates and are trapped in a deep localized energy states in a substrate or buffer, and this happens as long as the pulse width is longer than a capture time constant and shorter than a emission time constant.

These electrons that have been trapped are not involved in the channel current as they are confined within the traps and cannot move freely. Instead, they remain localized and do not contribute to the flow of electric charge through the current-carrying path. When the traps become full, the direct result is a decrease in drain current until it attains its steady state.



Fig. 7. Illustration of Drain Lag in output characteristics of the HEMT at different temperature values.

Here is an approach to express the drain lag (Eq. 1) [37]:

$$D_{Lag} = \frac{I_{Dss} - I_{Dss0}}{I_{Dss}} \cdot 100$$
(1)

where  $I_{DSS0}$  represents the highest possible drain current at equilibrium and  $I_{DSS}$  represents the highest drain current. The low drain lag percentage indicates that the device quickly stabilizes and maintains a consistent performance, ensuring reliable operation. A satisfactory outcome is demonstrated by the proposed HEMT, which showed a drain lag of 3.12 %. It indicates that the proposed HEMT quickly and effectively reaches its steady state.

### 3.4. Limitations

There are two categories of GaN HEMT limitations [3]:

- 1) Technological, including temperature, chemical, and barrier scaling; and
- 2) Intrinsic related to current deteriorate, trapping effects and self-heating of the device

Trapping effects in AlGaN/GaN HEMTs during operation are one of the main factors affecting performance loss, creating current dispersion between DC to RF or otherwise, DC to pulsed  $I_D$ - $V_D$  characteristics

- 1. A gate electron is injected onto the surface together with barrier traps under a high negative V<sub>GS</sub>.
- 2. The barrier/buffer traps are injected by hot electrons under a high on-state V<sub>DS</sub>.
- 3. The electrons that the deep layers capture are induced during material growth.

Therefore traps and temperature have a significant impact on the device's performance characteristics. This drain lag phenomenon arises from variations in the conductivity resulting from changes in the charge carrier mobility caused by de-trapping. These variations in conductivity are therefore anticipated to cause an increase in the noise produced at lower frequencies.

#### 4. CONCLUSION

In a summary, the effect of traps and temperature which are the major issues for reliability at device level is discussed here. This work effectively investigates the origin of the kink effect associated with the traps and temperature analysis of the proposed fieldplated recessed gate III-Nitride HEMT grown on  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> substrate towards various performance characteristics. It is observed that when the temperature rises, the drain current decreases, further impairing the device's performance. This phenomenon arises because of the decrement in electron mobility due to the increased scattering of electrons caused by the higher electric field. Further, the drain lag indicates that the decline in I<sub>DS</sub> is due to the accumulation of charge carriers in channel region, resulting in a temporary reduction of current flow. It can be refer to as trapping-induced collapse of drain current. A reduction in the transistor's output current results from the buffer layer's trapped electrons causing a barrier that prevents current flow. All of these factors are recognized to be major concerns for ensuring the reliability and proper functioning of electronic devices. As an outcome, this research can offer insightful suggestions for reducing the detrimental effects of traps and temperature on device performance. Furthermore, by comprehending these effects, III-Nitride HEMT design can be made more reliable and efficient.

Acknowledgement: The authors acknowledge SERB (Science and Engineering Research Board), Govt. of India sponsored Mathematical Research Impact Centric Support (MATRICS) project no. MTR/2021/000370 for support.

### REFERENCES

- [1] C. T. Ma and Z. H. Gu, "Review of GaN HEMT applications in power converters over 500 W", *Electronics*, vol. 8, no. 12, p. 1401, 2019.
- [2] V. Hemaja and D. K. Panda, "A Comprehensive Review on High Electron Mobility Transistor (HEMT) Based Biosensors: Recent Advances and Future Prospects and its Comparison with Si-Based Biosensor", *Silicon*, vol. 14, no. 5, pp. 1873–1886, 2022.
- [3] N. Islam, M. F. P. Mohamed, M. F. A. J. Khan, S. Falina, H. Kawarada and M. Syamsul, "Reliability, Applications and Challenges of GaN HEMT Technology for Modern Power Devices: A Review", *Crystals*, vol. 12, no. 11, p. 1581, 2022.
- [4] F. Roccaforte, G. Greco, P. Fiorenza and F. Iucolano, "An overview of normally-off GaN-based high electron mobility transistors", *Materials (Basel)*, vol. 12, no. 10, pp. 1–18, 2019.
- [5] M. Haziq, S. Falina, A. A. Manaf, H. Kawarada and M. Syamsul, "Challenges and Opportunities for High-Power and High-Frequency AlGaN/GaN High-Electron-Mobility Transistor (HEMT) Applications: A Review", *Micromachines*, vol. 13, no. 12, p. 2133, 2022.
- [6] G. Purnachandra Rao, T. R. Lenka, R. Singh, N. E. I. Boukortt, S. M. Sadaf and H. P. T. Nguyen, "Comparative Study of III-Nitride Nano-HEMTs on Different Substrates for Emerging High-Power Nanoelectronics and Millimetre Wave Applications", *J. Electron. Mater.*, vol. 52, no. 3, pp. 1948–1957, 2023.
- [7] G. P. Rao, T. R. Lenka, N. E. I. Boukortt, S. M. Sadaf and H. P. T. Nguyen, "Investigation of performance enhancement of a recessed gate field-plated AlGaN/AlN/GaN nano-HEMT on β-Ga2O3 substrate with variation of AlN spacer layer thickness", *J. Mater. Sci. Mater. Electron.*, vol. 34, no. 18, p. 1442, 2023.
- [8] G. P. Rao, T. R. Lenka, N. E. I. Boukort and H. P. T. Nguyen, "Investigation of DC and RF characteristics of spacer layer thickness engineered recessed gate and field-plated III-nitride nano-HEMT on β-Ga2O3 substrate", *Int. J. Numer. Model. Electron. Networks, Devices Fields*, no. March, pp. 1–15, 2023.
- [9] R. K. Kaneriya et al., "Influence of AlN spacer and GaN cap layer in GaN heterostructure for RF HEMT applications", *Microelectron. Eng.*, vol. 255, no. January, p. 111724, 2022.

- [10] G. Purnachandra Rao, T. Ranjan Lenka and H. Pham Trung Nguyen, "Analysis of Channel length, Gate length and Gate position Optimization of III-Nitride/β-Ga2O3 Nano-HEMT for High-Power Nanoelectronics and Terahertz Applications", *Mater. Sci. Eng. B*, vol. 293, no. April, p. 116498, 2023.
- [11] G. Meneghesso et al., "Trapping and reliability issues in GaN-based MIS HEMTs with partially recessed gate", Microelectron. Reliab., vol. 58, pp. 151–157, 2016.
- [12] X. Chen, S. Boumaiza and L. Wei, "Self-Heating and Equivalent Channel Temperature in Short Gate Length GaN HEMTs", *IEEE Trans. Electron Devices*, vol. 66, no. 9, pp. 3748–3755, 2019.
- [13] G. Purnachandra Rao, T. R. Lenka, N. E. I. Boukortt and H. P. T. Nguyen, "Investigation of the Temperature Impact on the Performance Characteristics of the Field-Plated Recessed Gate III-Nitride HEMT on β-Ga2O3 Substrate", in *Micro and Nanoelectronics Devices, Circuits and Systems*, 3rd ed., Lecture Notes in Electrical Engineering 1067, Springer Nature Singapore Pte Ltd. 2024, 2024, pp. 111–121.
- [14] J. Mukherjee, A. Malik, S. Vinayak, D. S. Rawal and R. S. Dhaka, "Deep Trap Characterization and the Kink Effect in AlGaN/GaN HEMTs", *IETE Tech. Rev. (Institution Electron. Telecommun. Eng. India)*, vol. 39, no. 2, pp. 335–342, 2022.
- [15] C. Sharma, R. Laishram, Amit, D. S. Rawal, S. Vinayak and R. Singh, "Investigation on de-trapping mechanisms related to non-monotonic kink pattern in GaN HEMT devices", *AIP Adv.*, vol. 7, no. 8, p. 085209, 2017.
- [16] G. Crupi, A. Raffo, Z. Marinković, D. M. M. P. Schreurs and A. Caddemi, "A Comprehensive and Critical Overview of the Kink Effect in S<sub>22</sub> for HEMT Technology", In Proceedings of the 14th International Conference on Advanced Technologies, Systems and Services in Telecommunications (TELSIKS), 2019, pp. 13–20.
  [17] F. M. Ciou *et al.*, "Analysis of the buffer trap-induced kink effect in AlGaN/GaN HEMT on SiC
- [17] F. M. Ciou *et al.*, "Analysis of the buffer trap-induced kink effect in AlGaN/GaN HEMT on SiC substrate", *Semicond. Sci. Technol.*, vol. 37, no. 8, p. 085022, 2022.
- [18] G. Crupi, A. Raffo, A. Caddemi and G. Vannini, "Kink effect in S<sub>22</sub> for GaN and GaAs HEMTs", *IEEE Microw. Wirel. Components Lett.*, vol. 25, no. 5, pp. 301–303, 2015.
- [19] S. Mao and Y. Xu, "Investigation on the I-V kink effect in large signal modeling of AlGaN/GaN HEMTs", *Micromachines*, vol. 9, no. 11, p. 571, 2018.
- [20] D. S. Software, "ATLAS User's Manual", vol. II, no. November, pp. 567–1000, 1998.
- [21] T. Grasser, T. W. Tang, H. Kosina and S. Selberherr, "A review of hydrodynamic and energy-transport models for semiconductor device simulation", *Proc. IEEE*, vol. 91, no. 2, pp. 251–273, 2003.
- [22] J. Xue et al., "Fabrication and characterization of InAlN/GaN-based double-channel high electron mobility transistors for electronic applications", J. Appl. Phys., vol. 111, no. 11, p. 114513, 2012.
- [23] M. Valdinoci *et al.*, "Impact-ionization in silicon at large operating temperature", Proceedings of the International Conference on Simulation of Semiconductor Processes and Devices (SISPAD'99), 1999, pp. 27–30.
- [24] G. K. Wachutka, "Rigorous Thermodynamic Treatment of Heat Generation and Conduction in Semiconductor Device Modeling", *IEEE Trans. Comput. Des. Integr. Circuits Syst.*, vol. 9, no. 11, pp. 1141–1149, 1990.
- [25] M. Grupen, "Reproducing GaN HEMT Kink Effect by Simulating Field-Enhanced Barrier Defect Ionization", *IEEE Trans. Electron Devices*, vol. 66, no. 9, pp. 3777–3783, 2019.
- [26] M. H. Somerville, A. Ernst and J. A. Del Alamo, "A physical model for the kink effect in InAlAs/InGaAs HEMT's", *IEEE Trans. Electron Devices*, vol. 47, no. 5, pp. 922–930, 2000.
- [27] A. Jarndal and F. M. Ghannouchi, "Improved modeling of GaN HEMTs for predicting thermal and trapping-induced-kink effects", *Solid. State. Electron.*, vol. 123, pp. 19–25, 2016.
- [28] F. M. Ciou *et al.*, "Analysis of the buffer trap-induced kink effect in AlGaN/GaN HEMT on SiC substrate", *Semicond. Sci. Technol.*, vol. 37, no. 8, pp. 2–8, 2022.
- [29] W. Kruppa, J. B. Boos, B. R. Bennett and M. Goldenberg, "Traps and the kink effect in AlSb/InAs HEMTs", In Proceedings of 8th International Conference on Indium Phosphide and Related Materials, 1996, pp. 458–461.
- [30] K. Kim and S. Lee, "Analysis of Kink Effect in Short-Channel Floating Body PD-SOI MOSFETs", *IEEE J. Electron Devices Soc.*, vol. 11, no. April, pp. 354–358, 2023.
- [31] M. H. Somerville, J. A. Del Alamo and W. Hoke, "Direct correlation between impact ionization and the kink effect in InAlAs/InGaAs HEMT's", *IEEE Electron Device Lett.*, vol. 17, no. 10, pp. 473–475, 1996.
- [32] S. Chander, P. Singh, S. Gupta, D. S. Rawal and M. Gupta, "Self-heating effects in gan high electron mobility transistor for different passivation material", *Def. Sci. J.*, vol. 70, no. 5, pp. 511–514, 2020.
- [33] D. Gryglewski, W. Wojtasiak, E. Kamińska and A. Piotrowska, "Characterization of self-heating process in gan-based hemts", *Electronics*, vol. 9, no. 8, p. 1305, 2020.
- [34] M. Cioni *et al.*, "Electric Field and Self-Heating Effects on the Emission Time of Iron Traps in GaN HEMTs", *IEEE Trans. Electron Devices*, vol. 68, no. 7, pp. 3325–3332, 2021.

- [35] L. Zhang et al., "Epitaxially-grown GaN junction field effect transistors", IEEE Trans. Electron. Devices, vol. 47, no. 3, pp. 507-511, 2000.
- [36] P. Vigneshwara Raja, J. C. Nallatamby, N. DasGupta and A. DasGupta, "Trapping effects on AlGaN/GaN HEMT characteristics", Solid. State. Electron., vol. 176, no. July 2020, p. 107929, 2021.
- [37] Z. Kourdi, B. Bouazza, A. Guen-Bouazza and M. Khaouani, "Side effects in InAlN/GaN high electron
- [57] Z. Roudi, D. Bouazza, R. Guen Bouazza and M. Rinouani, Side creets in Intra Coart ingli electron mobility transistors", *Microelectron. Eng.*, vol. 142, pp. 52–57, 2015.
  [38] [38]N. K. Subramani, M. Bouslama, R. Sommet and J. C. Nallatamby, "Time Domain Drain Lag Measurement and TCAD-based Device Simulations of AlGaN/GaN HEMT: Investigation of Physical Mechanism", In Proceedings of the 14th European Microwave Integrated Circuits Conference (EuMIC), 2019, pp. 21-24.
- [39] [39]B. Güneş, A. Ghobadi, O. Odabasi, B. Bütün and E. Özbay, "Improved drain lag by reduced surface current in GaN HEMT via an ultrathin HfO2 blanket layer", Semicond. Sci. Technol., vol. 38, no. 6, p. 065002, 2023.