FACTA UNIVERSITATIS Series: Electronics and Energetics Vol. 31, N° 3, September 2018, pp. 401-410 https://doi.org/10.2298/FUEE1803401S

# SINGLE EVENT TRANSIENTS MONITORING AND DIAGNOSTIC IN FPGA

# **Georgy S. Sorokoumov**

# National Research Nuclear University MEPhI (Moscow Engineering Physics Institute) Moscow, Russia

**Abstract**. Analysis of single event transients (SETs) generated in field programmable gate arrays (FPGA) under heavy charged particles (HCP) irradiation and SET suppression methods is performed. The circuit for FPGA SET detection is designed for transients generated both inside FPGA and outside at package pin level. SET registration inside FPGA is carried out as an event when logical cell is switched. The SET control schematic circuit efficiency has been comparatively verified using heavy ion accelerator and picosecond focused laser source. SET in FPGA experimental results are presented and discussed.

Key words: high-performance systems, space radiation, single event transients, digital integrated circuits, FPGA, failures, HCP, VLSI, TMR

### **1. INTRODUCTION**

Development of high-performance systems, such as telecommunication technologies, orbit the group of Earth remote sensing, navigation and global positioning systems (Glonas, GPS, Galileo, Beidou) and require the usage of high-performance microelectronics devices. The main trend of high-performance systems design is data processing speed of the information flow increase. Data processing speed rise is obtained both by memory cluster growth and the range of integrated circuits (ICs) operating frequencies increase. This trend in the development of high-performance systems require the usage of microchips with fewer than 250 nm design rules that leads to smaller supply voltage and growth of elements density on a chip.

One of the main components used to create high-performance systems are programmable logic gate arrays (FPGA). A distinctive feature of FPGAs is the possibility of easy reconfiguration of the logical structure within the framework of the logical elements basis implemented in FPGAs. Modern FPGAs are available as elementary logical structures implemented in the basis of look up tables (LUT) cells constituting FPGAs and complete

Received September 19, 2017; received in revised form March 7, 2018

Corresponding author: Georgy S. Sorokoumov

National Research Nuclear University MEPhI (Moscow Engineering Physics Institute), Moscow, Russia (E-mail: gssor@spels.ru)

built-in IP units, such as memory, phase locked blocks (PLL), codecs and decoders for various purposes, microcontroller and microprocessor cores, etc. Due to these unique characteristics, FPGAs are used to implement autonomous high-performance systems in on-board space equipment. However, in real operating conditions ionizing radiation from space environment impacts all electronic devices and it may lead to IC upsets, failures and damages.

Space environment induces two main ionizing radiation effects in microelectronic devices: total ionizing dose (TID) [1] - [5] and single event effects (SEE) [30] - [32]. TID effects cause the degradation of IC element parameters associated with the accumulation of radiation-induced charge in silicon dioxide insulator that leads to MOS transistors threshold voltage shift and the corresponding leakage current increase at the edge of NMOS transistors. The design rules decrease causing the corresponding gate silicon dioxide thickness to decrease and therefore TID effects in MOS transistors are not of great importance for modern submicron devices.

SEE due to HCP are crucial to ICs. Such SEE as single event upsets (SEU) and single event transients (SET), are associated with digital elements logic state inversion possibility. Modern design rules make it possible to increase operation frequency and to reduce IC element input capacitance. Higher operation frequency rise up the probability of SET on data lines that cause a real data corruption. Small input capacitance of IC element leads to less linear energy transfer (LET) threshold that can change logic state of digital element. If we assume a typical submicron process capacitance of 0.1- 0.4 pF then the induced charge can form a voltage pulse up to volts (for a typical 1.2 V power supply voltage), which can lead to a change in the logic state of a digital circuit element. In connection with this reasons the dominating of SET over SEU in modern circuits is the most significant effect for high reliability system design for space applications.

The main goal of this work is to demonstrate how SETs in FPGA are able to be registered and the possible consequences of SET. The paper analyses SET research method and appropriate ground facilities. The obtained original experimental results of SETs in FPGA are described.

### 2. TYPICAL SCHEMES OF SETS EFFECTS RESEARCH IN DIGITAL ICS

SET effects modeling in different types of asynchronous logic elements combinations are presented in [6] - [9]. The presented data analysis makes it possible to conclude that authors use two basic combinations – parallel (Fig. 1.a) and consistent (Fig. 1.b) chain of logic circuit elements.

For analog ICs SETs authors of [10], [11] adduce amplitude and time duration as significant characteristics. For digital SETs that kind of characteristic is redundant. The most important question for real system is how SETs propagate through internal IC elements to external IC package pins and how those SETs are latched by IC trigger structures. Taking that into account, logic chain variants presented in Fig. 1 are not sufficient for SET research in digital ICs. Presented logic chains give us information about SET propagation to an external pin, as well as about SET time duration and amplitude, but no information about latching SET by internal trigger structures.

402

SETs simulation for sub-micron process is presented in [12]. TCAD results show that SET duration must be from tens to hundreds of ps for submicron process (see Fig. 2), that is in good agreement with experimental results.



Fig. 1 Examples of asynchronous logic elements chains used for SETs investigation



Fig. 2 TCAD and on-chip measured time duration of SETs in sub-micron process [12]

# 3. FPGA CONFIGURATION FOR SETS MONITORING AND DIAGNOSTICS IN GROUND EXPERIMENTS

Fig. 3 presents the proposed schematic diagram for monitoring and diagnostics of SET in FPGA. The investigated SET generation occurs in the chain of asynchronous logic (in the example it was considered that the chain consists of 195 inverters connected in a series). The choice of the number of inverters in the chain is a compromise solution. On the one hand, a large number of inverters increase the probability of the SET. On the other hand, it is necessary to take into account the logical capacity of the IC. Thus, the number of inverters in the chain must be as high as possible. The external signal 'inv\_in' specifies the inverters chain output signal logical state. The chain output is connected directly to an external package pin of the IC under test (signal 'inv\_out') and also connected to clock inputs of three D-flip-flops. Connecting the output of the inverters

chain to three D-flip-flops allows us to monitor the fact of the SET origin that can switch the logical state of the IC digital elements. The SET formation fact is monitored by analyzing the triple measure redundancy (TMR) element output state which is connected to the outputs of D-flip-flops, as well as by the state of 'the tmr\_out [2..0]' signals, which are the outputs of D flip-flops connected to the external package pins of the IC. Ion accelerator experiments suggest that all ICs elements are under irradiation unlike on the focused laser source when irradiation influenced to the limited area of the chip. In the experiments on focused laser source the limited area does not include the TMR element. The used TMR element in that scheme makes possible to separate SET in the inverters chain and SEU in D flip-flop. The output 'inv\_out' is used to control the form of the transient process that has propagated to the external pin of the investigated IC. The observation of a SET form is performed using an oscilloscope that records signals at the ICs' package pin point where the signal line 'inv\_out' is connected.



Fig. 3 The schematic diagram for SETs in FPGA monitoring and diagnostics

Transient registration is based on the following algorithm: HCP ionize the part of IC semiconductor, the induced charge is collected by active element region in the inverters chain, and collected charge switches the logic state of inverter and generates voltage pulse at the inverters chain output. The generated short-time transient process is detected by the clock inputs of D flip-flops as the synchronization signal; after that the input data (logical '1') of D flip-flops is latched. After the SET occasion an external reset (the signal 'reset') is sent and the outputs of the D flip-flops take the state '0' as a result.

SET registration diagram (see Fig. 3) assumes the presence of the block (Duration Measurement Unit - DMU) responsible for analyzing the duration of SET (see Fig. 4). DMU is formed by the composition of logical elements available in IC under test. DMU

allows to measure the SET duration which is based on the logical element switching time within the IC composition. As it is shown in Fig. 4 the DMU consists of two parts. The first DMU part is responsible for SET duration which is measured in quantity of the switched logic elements. The second DMU part is a functional block which downloads data about the switched logic elements.



Fig. 4 SET duration measuring diagram based on logic elements.

DMU schematic diagram is presented in Fig. 5. One can see the SET duration measured by the number of switched inverters during the time of the transient process in the logical '1' state. The feedback made on the signal 'SET\_in' on the 'AND' element allows to exclude the accidental latching of the state '1' by the D flip-flop in case of the SET occurrence in the duration measurement circuit.



Fig. 5 DMU schematic diagram.

The scheme for SET duration data downloading can be realized in various ways. If the unit is implemented as FIFO with parallel loading, the signal community 'UnLoad' will represent the following form: the parallel loading signal - 'Load", the signal of the data load permission is 'CE', the clock signal is 'CLK'. For example, it is also possible to implement in the form of a multiplexer. In this case signal 'UnLoad' is group of signals for addressing inputs of the multiplexer (see Fig. 6). Other variants of implementation are also possible.



Fig. 6 SET duration data downloading unit in MUX realization.

# 4. Experimental VERIFICATION OF SET'S IN FPGA Monitoring Setup

Verification of the proposed scheme for SET monitoring was carried out at: the cyclotron of heavy short-range ions U-400M (JINR, Dubna, Russia) [13] and the source of focused laser radiation PIKO-3 (SPELS, Moscow, Russia) [14], [15]. The research was carried out for three types of FPGAs built in Antifuse process and one CMOS ASIC in 180 nm design rules. In future we are going to investigate SETs in a test chip in 90 nm design rules. SETs were detected in all devices under test (DUT) and in all experiments. The most interesting results have been found in the first type of irradiated FPGA, in other DUTs regular forms of SETs (traditional bell-shaped form) were registered. SETs with durations from hundreds ns to several microseconds and essential amplitude fluctuations were detected with U-400M ion accelerator. The registered SETs amplitude was found to be from hundreds of mV to the supply voltage limit. SETs were registered under ions with LET from 7 MeV  $\cdot$  cm<sup>2</sup> / mg (Si) to 69 MeV  $\cdot$  cm<sup>2</sup> / mg (Si) (all available ion LETs at the facility).

At the second research stage the proposed Antifuse FPGA SETs investigation method was verified using the picosecond laser source PIKO-3. The irradiation was carried out from top side of IC chip by laser radiation with 1.064 µm wavelength. At the initial stage of the experiment, the chip was scanned with the step of 50 µm and energy of 300 nJ. In the process of scanning the chip's surface SETs were monitored at the DUT external pin (line 'inv\_out'), at the output line from TMR (line 'TMR\_out') and at D flip-flops three output signals (tmr\_out[2..0]). After chip surface scanning the stability of the registered SETs generation was confirmed.

406



Fig. 7 Laser and ion facilities SETs comparison

The performed laser experiments gained the following results:

- Places in FPGA layout were found where transients are generated;
- It was established that all the formed SETs lead to the triggering of TMR;
- The SET origin energy threshold in picosecond focused laser test was determined as 200 nJ.

The comparison of the registered transients forms and durations obtained within the ion accelerator and focused laser tests (see Fig. 7) demonstrates that laser methods are applicable for investigating single events in digital VLSI [16] – [18] and their results are in a good agreement with heavy ion accelerator results.

Some abnormal durations and forms of SETs observed were found to be associated with the discharging of HCP's induced charge through large resistance in the disabled RAMs' cells in antifuse mode. In the next FPGA chip versions this design mistakes was corrected and abnormal SETs disappeared.

Also in accelerator experiments SEU in RAM and SET effects in one type of FPGA were investigated. Table 1 presents the summary information of SET and SEU control. Fig. 8 demonstrates experimental SET and SEU cross-section.

The following conventions are used in Table 1:

- LET [MeV×cm<sup>2</sup>/mg ]– Linear Energy Transfer.
- F [1/cm<sup>2</sup>] Fluence ion irradiation accumulated during the session
- $\sigma_{\text{SET}} / \sigma_{\text{SEU}}[\text{cm}^2/\text{gate} / \text{cm}^2/\text{bit}] \text{Cross section SET/SEU measured for one inverter/bit.}$
- DUT Device Under Test
- N<sub>SET</sub> / N<sub>SEU</sub> Number of SET/SEU registered during the ion irradiation session

| LTE, F, c                                                                                                                                                                                                                                                                                                                              | $\sigma_{\rm SET},$ F, $\sigma_{\rm SEU},$                    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                        |                                                               |
| $ \begin{array}{c} \mathbf{Z} \\ \mathbf{O} \\ \mathbf{M} \mathbf{e} \mathbf{V} \times \mathbf{c} \mathbf{m}^2 / \mathbf{m} \mathbf{g} \end{array} \begin{array}{c} \mathbf{D} \\ \mathbf{D} \\ 1 / \mathbf{c} \mathbf{m}^2 \end{array} \begin{array}{c} \mathbf{E} \\ \mathbf{Z} \\ \mathbf{Z} \\ \mathbf{c} \mathbf{m} \end{array} $ | $^{2}/\text{gate}$ $1/\text{cm}^{2}$ $Z$ cm <sup>2</sup> /bit |
| Xe $\approx 65$ 1 7,2E+06 101 7,1                                                                                                                                                                                                                                                                                                      | IE-08 6,3E+06 72 4,5E-08                                      |
| $\sim 0.5$ 2 7,0E+06 120 8,6                                                                                                                                                                                                                                                                                                           | 5E-08 6,1E+06 55 3,6E-08                                      |
| Kr $\approx 40$ 1 1,2E+07 103 4,3                                                                                                                                                                                                                                                                                                      | 3E-08 4,2E+06 25 2,4E-08                                      |
| $\sim 40$ 2 1,2E+07 105 4,4                                                                                                                                                                                                                                                                                                            | 4E-08 4,2E+06 30 2,9E-08                                      |
| 1 2,7E+06 3 6,8                                                                                                                                                                                                                                                                                                                        | 3E-09 2,7E+07 49 7,2E-09                                      |
| Ar $\approx 17$ 2 2,5E+07 21 4,3                                                                                                                                                                                                                                                                                                       | 3E-09 2,5E+07 55 8,7E-09                                      |
| 3 2,3E+07 11 2,5                                                                                                                                                                                                                                                                                                                       | 5E-09                                                         |
| 1 1,6E+07 0 3,7                                                                                                                                                                                                                                                                                                                        | 7E-10                                                         |
| Ne $\approx 7$ 2 1,6E+07 0 3,7                                                                                                                                                                                                                                                                                                         | 7E-10                                                         |
| <u> </u>                                                                                                                                                                                                                                                                                                                               | 7E-10                                                         |

Table 1 Experimental results of SEU and SET control in FPGA

As can be seen from Fig. 8 even in asynchronous combination logic in static mode SET can occur with frequency near the SEU frequency. This means that it is important to control not only SEU but also SET. Under adverse design of synchronization lines in FPGA (for example) it is possible that SET has a significant influence on the functioning of the device as a whole.



Fig. 8 SET ( $\sigma_{\text{SET}}$ ) and SEU ( $\sigma_{\text{SEU}}$ ) cross section vs heavy ions LET

#### 5. CONCLUSIONS

SETs research in digital ICs is an important aspect for fault-tolerant system design for space application. The presented experimental results demonstrate that SETs are generated under the influence of HCP in modern VLSI, which are capable to induce false triggering of combinational circuits that cause change to the stored information in the trigger structures, i.e. SET turns into SEU. The amplitude and time characteristics prediction of generated SETs is necessary to work out SET filtering and correction circuits for space application.

The experimental comparative results obtained at the heavy ion accelerator U-400M and the focused picosecond laser radiation source PIKO-3 are in good agreement. The use of laser source for SET research allows to localize semiconductor structures responsible for the SETs generation and their conversion to SEU. The focused picosecond laser sources, especially in combination with heavy ion accelerator is a very informative and efficient facility of SET experimental research and prediction.

#### REFERENCES

- D. Boychenko, O. Kalashnikov, A. Nikiforov, A. Ulanova, D. Bobrovsky, P. Nekrasov, "Total ionizing dose effects and radiation testing of complex multifunctional VLSI devices," Facta Universitatis, Series: Electronics and Energetics, vol. 28, no. 1, pp. 153-164, 2015.
- [2] A. Sogoyan, A. Artamonov, A. Nikiforov, D. Boychenko, "Method for integrated circuits total ionizing dose hardness testing based on combined gamma- and x-ray irradiation facilities, "Facta Universitatis, Series: Electronics and Energetics, vol. 27, no. 3, pp. 329-338, 2014.
- [3] O.A. Kalashnikov and A.Y. Nikiforov, "TID behavior of complex multifunctional VLSI devices," In Proceedings of the 29th Int. Conf. on Microelectronics, MIEL 2014, Belgrade, Serbia, May 2014, pp. 455-458.
- [4] A. Karakozov, O. Korneev, P. Nekrasov, et. al, "Bias conditions and functional test procedure influence on PowerPC7448 microprocessor TID tolerance", In Proceedings of the RADECS, 2013. pp. 1-2.
- [5] O. Kalashnikov, A. Nikiforov. "TID behavior of complex multifunctional VLSI devices", In Proceedings of the International Conference on Microelectronics, ICM, 2014, pp. 455-458.
- [6] F. L. Kastensmidt, L. Tambara, D. V. Bobrovskiy, A. A. Pechenkin, and A. Y. Nikiforov, "Laser testing methodology for diagnosing diverse soft errors in a nanoscale SRAM-Based FPGA," *IEEE Trans. Nucl. Sci.*, vol. 61, no. 6, pp. 3130-3137, 2014.
- [7] B. Narasimham, B.L. Bhuva, R.D. Schrimpf, L.W. Massengill, M.J. Gadlage, O.A. Amusan, W.T. Holman, A.F. Witulski, W.H. Robinson, J.D. Black, J.M. Benedetto, and P.H. Eaton, "Characterization of Digital Single Event Transient Pulse-Widths in 130-nm and 90-nm CMOS Technologies", *IEEE Trans. Nucl. Sci.*, vol. 54, no. 6, pp. 2506-2511, 2007.
- [8] B. Narasimham, V. Ramachandran, B. L. Bhuva, R. D. Schrimpf, A. F. Witulski, W. T. Holman, L. W. Massengill, J. D. Black, W. H. Robinson and D. McMorrow, "On-chip Characterization of Single Event Transient Pulse Widths", *IEEE Trans. on device and materials reliability*, vol. 6, no. 4, pp. 542-549, 2006.
- [9] Kartik Mohanram, "Simulation of transients caused by single-event upsets in combinational logic", In Proceedings of the IEEE International Conference on Test, pp. 981-990, 2005.
- [10] A. Zanchi, S. Buchner, Y. Lotfi, S. Hisano, C. Hafer, D. Kerwin, "Correlation of Pulsed-Laser Energy and Heavy-Ion LET by Matching Analog SET Ensemble Signatures and Digital SET Thresholds", *IEEE Trans. Nucl. Sci.*, vol. 60, no. 6, pp. 4412 – 4420, 2013.
- [11] R.M. Chavez, L.Z. Scheick, T.F. Miyahira, A.H. Johnston, "Single Event Transients (SETs) in the RH108 Operational Amplifier in Analog Circuits", In Proceedings of the IEEE Radiation Effects Data Workshop, 2006, pp. 154 – 159.
- [12] Cadence Tool Use Single-Event Transient Pulse-Width Measurement in Advanced CMOS Technologies, URL: http://www.isde.vanderbilt.edu/rer/cadence/2013-research-projects-using-cadencetools/cadence-tool-use-set-pulse-width-measurement-in-advanced-cmos-technologies
- [13] V.A. Skuratov, Y.G. Teterev, V.B. Zager, A.I. Krylov, I.V. Kalagin, G.G. Gulbekyan, V.S. Anashin, "Ion Beam Diagnostics for SEE Testing at U400M FLNR JINR Cyclotron". In Proceedings of the RADEC-2012, pp. 756 – 759.

- [14] A.N. Egorov, ""PICO-4" Single Event Effects Evaluation and Testing Facility Based on Wavelength Tunable Picosecond Laser, " In Proceedings of the IEEE Radiation Effects Data Workshop 2012, pp. 69-72.
- [15] A.N. Egorov, et al., "Laser «PICO» Family Simulators for Testing Electronic Components for Resistance to HCP. Russia," *Specialized Machinery and Communication*, no. 4-5, pp. 8–13, 2011.
- [16] A.I. Chumakov, A.A. Pechenkin, D.V. Savchenkov, A.S. Tararaksin, A.L. Vasil'ev, and A.V. Yanenko, "Local laser irradiation technique for SEE testing of ICs," In Proc. of the 12th European Conf. on Radiation and its Effects on Components and Systems, RADECS-2011, Sevilla; Spain; Sept. 19 -23, 2011, pp. 449-453.
- [17] D.V. Savchenkov, A.I. Chumakov, A.G. Petrov, A.A. Pechenkin, A.N. Egorov, O.B. Mavritskii and A.V. Yanenko, "Study of SEL and SEU in SRAM using different laser techniques" in Proc. 14 th European Conf. on Radiation and its Effects on Components and Systems, RADECS-2013, Oxford; United Kingdom; Sept. 23 -27, article number 6937411.
- [18] A.G. Petrov, A.L. Vasil'ev, A.V. Ulanova, A.I. Chumakov and A.Y. Nikiforov, "Flash memory cells data loss caused by total ionizing dose and heavy ions," Central European Journal of Physics, vol. 12, no. 10, pp. 725-729, 2014.
- [19] M. Berg, "Field Programmable Gate Array (FPGA) Single Event Effect (SEE) Radiation Testing". 2012, NASA Electronic Parts and Packaging (NEPP); and Defense Threat Reduction Agency Under IACRO #11-4395I
- [20] A. Evans, D. Alexandrescu, "SEE Test Report. Single Event Transient (SET) Measurement MicroSemi A3P3000L FPGAs", IROC Technologies. WTC POX 1510. Grenoble, 2014
- [21] C. Jacoboni, "A review of some charge transport properties of silicon", *Solid State Electron*, vol. 20, no. 2, pp. 77-89, 1977.
- [22] Keith S. Morgan, Daniel L. McMurtrey, Brian H. Pratt, and Michael J. Wirthlin, "A Comparison of TMR With Alternative Fault-Tolerant Design Techniques for FPGAs", *IEEE Trans. Nucl. Sci.*, vol. 54, no. 6, pp. 2065-2072, 2007
- [23] F. Wang and V. D. Agrawal, "Soft Error Rate Determination for Nanometer CMOS VLSI Logic", In Proceedings of the 40th Southeastern Symposium on System Theory (SSST), 2008, pp. 324 – 328.
- [24] S.P. Buchner and M.P. Baze, "Single-event transients in fast electronic circuits," IEEE NSREC Short Course, pp. 1-105, 2001.
- [25] D. Truyen, J. Boch, B. Sagnes, J.R. Vaillé, N. Renaud, E. Leduc, M. Briet, C. Heng, S. Mouton, and F. Saigné, "Temperature effect on the heavy-ion induced Single-Event Transients propagation on a CMOS Bulk 0.18 μm inverters chain", In Proceedings of the Conf. on Radiation and its Effects on Components and Systems, RADECS-2007, pp. 1 6.
- [26] D. Kobayashi, K. Hirose, Y. Yanagawa, H. Ikeda, H. Saito, V. Ferlet-Cavrois, D. McMorrow, M. Gaillardin, P. Paillet, Y. Arai and M. Ohno, "Waveform Observation of Digital Single-Event Transients Employing Monitoring Transistor Technique", *IEEE Trans. Nucl. Sci.*, vol. 55, no. 7, pp. 2872-2879, 2008.
- [27] E. Peterson, P. Shapiro, J. Adams, and E. Burke, "Calculation of cosmic-ray induced soft upsets and scaling in VLSI devices", *IEEE Transactions on Nuclear Science*, vol. 29 pp. 2055-2063, December 1982.
- [28] L.W. Massengill, A. E. Baranski, D. O. V. Nort, J. Meng, and B. L. Bhuva, "Analysis of Single-Event Effects in Combinational Logic – Simulation of the AM2901 Bitslice Processor", *IEEE Trans. Nucl. Sci.*, vol. 47, no. 6, pp. 2609–2615, 2000.
- [29] V. Ferlet-Cavrois, P. Paillet, A. Torres, M. Gaillardin, D. McMorrow, J. S. Melinger, A. R. Knudson, A. B. Campbell, J. R. Schwank, G. Vizkelethy, M. R. Shaneyfelt, K. Hirose, O. Faynot, G. Barna, C. Jahan, and L. Tosti, "Direct measurement of transient pulses induced by laser and heavy ion irradiation in decananometer SOI devices," *IEEE Trans. Nucl. Sci.*, vol. 52, no. 6, pp. 2104–2113, 2005.
- [30] J. Benedetto, P. Eaton, K. Avery, D. Mavis, M. Gadlage, T. Turflinger, P. E. Dodd, and G. Vizkelethyd, "Heavy ion-induced digital single-event transients in deep submicron processes", *IEEE Trans. Nucl. Sci.*, vol. 51, no. 6, pp. 3480-3485, 2004.
- [31] H. Schone, D. S. Walsh, F. W. Sexton, B. L. Doyle, P. E. Dodd, J. F. Aurand, R. S. Flores, and N. Wing, "Time-resolved ion beam induced charge collection (TRIBICC) in micro-electronics," *IEEE Trans. Nucl. Sci.*, vol. 45, no. 6, pp. 2544–2549, 1998.
- [32] P.E. Dodd, "Basic mechanisms for single-event effects", In Proceedings of the IEEE Nucl. and Space Radiat. Effects Conf. Short Course Text, pp. 1–85, 1999.
- [33] M. Gadlage, R. Schrimpf, J. Benedetto, P. Eaton, D. Mavis, M. Sibley, K. Avery, and T. Turflinger, "Single event transient pulse widths in digital microcircuits," *IEEE Trans. Nucl. Sci.*, vol. 51, no. 6, pp. 3285–3290, 2004.

410